91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫

Based on CPLD / FPGA design of semi-integer frequency divider

CPLD (Complex programmable Logic Device, complex programmable logic devices) and FPGA (Field programmable Gates Array, field programmable gate array) are programmable logic devices, which are in PAL, GAL and other logic developed on the basis of. With the past, PAL, GAL, compared, FPGA / CPLD relatively large size, suitable for timing, and combination logic circuit applications. It can replace dozens or even hundreds of blocks of common IC chip. This chip is programmable and easy to achieve the program changes and so on. Since the connection of chip hardware description can be stored on disk, ROM, PROM, or EPROM in which the programmable gate array chip and external circuitry to remain intact in the case, for an EPROM chip, can achieve a new function. Ta has the design development cycle short, design and manufacture of low cost, Kaifagongju advanced, Biaozhun product Wuxu test, stability of quality and Shi Shi Zai Jian Yan, etc. You Dian, therefore can be widely used Chanpin the Yuan Li Zhizhong design and product production. Almost all applications gate array, PLD, and small and medium-scale Universal application of digital integrated circuits may be occasions FPGA and CPLD devices.

Based on CPLD / FPGA design of semi-integer frequency divider

In modern electronic systems, digital systems share is growing. The more potential system development and integration of digital technology, while the CPLD / FPGA as a programmable ASIC (application specific integrated circuit) devices, digital logic system, it will play an increasingly important role.

In the digital logic circuit design, the divider is a basic circuit. Usually used to carry out a given frequency divider to obtain the required frequency. Integer divider implementation is very simple, can use standard counters can also be designed and implemented using programmable logic devices. However, in some cases, the clock source and not a multiple of the desired frequency relationship between the fractional divider can be used at this time divide. For example: frequency factor of 2.5,3.5, 7.5 and other semi-integer divider. The author in the analog design frequency meter pulse signal, with a half-integer divider on this circuit. As the clock signal is 50MHz, the circuit needs to generate a 20MHz clock signal, the frequency division ratio of 2.5, the integer frequency will not be competent. To solve this problem, I use VIDL hardware description language and schematic way, by MAX + plus II development software and the ALTERA's FLEX family of EPF10K10LC84-4 based FPGA easily completed the half-integer frequency divider circuit.

2, the basic principle of fractional frequency

The basic principle of fractional frequency pulse stimulation is used the first counter and PLL design two different frequency than the integer divider, and then by controlling the frequency per unit time than the emergence of two different times to obtain the required fractional value. Such as the design of a frequency divider factor of 10.1, the divider can be designed to divide 9 10, 1 11 frequency, so the total frequency value:

F = (9 × 10 +1 × 11) / (9 +1) = 10.1

Implementation of features from this can be seen, because the value of crossover frequency changing, so the signal obtained by frequency jitter greater. When the frequency division factor of N-0.5 (N is an integer), net pulse time can be controlled in order to make the output into a stable pulse frequency, not an N divider, the first N-1 frequency.

Based on CPLD / FPGA design of semi-integer frequency divider

3 circuit

Frequency division factor of N-0.5 of the divider circuit may be an XOR gate, a counter module and a second divider N composition. In the realization, the modulus N counter can be designed with a preset counter, it can achieve any frequency division factor of N-0.5 divider. Figure 1 shows the general half-integer frequency divider circuit.

Using VHDL hardware description language that can implement any model N of the counter (whose operating frequency can reach 160MHz and above), and can cause mold N logic circuits. After using schematic way N-mode logic circuits, XOR gates and D flip-flop connected, can achieve a half integer (N-0.5) crossover and (2N-1) sub-frequency.

4 half-integer frequency divider design

Is through the design of a frequency division factor of divider 2.5 FPGA design is given with the general method of half-integer divider. 2.5 divider of the module 3 by the counter, XOR gates and D flip-flop.

Based on CPLD / FPGA design of semi-integer frequency divider

4.1 Counter Mode 3

The counter can generate a frequency division factor of 3 divider, and generates a default logical symbols COUNTER3. The input port RESET, EN and CLK; output port for the QA and QB. Here are 3 counter VHDL model description of the code:

library ieee;
use ieee.std-logic-1164.all;
use ieee.std-logic-unsigned.all;
entity counter3 is
port (clk, reset, en: in std-logic;
qa, qb: out std-logic);
end counter3;
architecture behavior of counter3 is
signal count: std-logic-vector (1 downto 0);
begin
process (reset, clk)
begin
if reset = '1 'then
count (1 downto 0) <= "00";
else
if (clk 'event and clk = '1') then
if (en = '1 ') then
if (count = "10") then
count <= "00";
else
count <= count +1;
end if;
end if;
end if;
end if;
end process;
qa <= count (0);
qb <= count (1);
end behavior;

Arbitrary modulus counter and mode 3, the description of the structure identical to the counter, the counter is just a different number of states. After compiling the above procedure, timing simulation, available in the MAX + PLUS II simulation waveform shown in Figure 2.

Based on CPLD / FPGA design of semi-integer frequency divider

4.2 The complete circuit and waveform simulation

Will COUNTER3, XOR gates and D flip-flop circuit shown in Figure 3 through logical connections and, with schematic input transferred graphics editor, and then by the logic synthesis can be simulated waveform shown in Figure 4. The figure outclk and inclk waveform can be seen, outclk will inclk cycle every 2.5 to generate a rising edge of the Department to achieve the frequency division factor of 2.5 divider. Set inclk is 50MHz, the outclk as 20MHz. We can see that the circuit is not only available frequency coefficient is 2.5 crossover (outclk), but also by frequency division factor of 5 of the divider (Q1).

5 Conclusion

ALTERA FLEX family of companies selected EPF10K10LC84-4 based FPGA devices to achieve half-integer frequency, the post-adaptation by the logic synthesis results as listed in Table 1. In this case the counter is 2-bit wide bit vector, that is, frequency division factor of four within a half integer value. If the frequency coefficient of greater than 4, you need to increase the count of the bit width.

Table 1 Analysis of half-integer frequency divider results fit

Use the device I / O delay time using the pin number of the operating frequency
EPF10K10LC844 17.7ns 5 / 84 (5.95%) 68.02MHz

Declined comment

91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫
久久久久久999| 日韩精品av一区二区三区| 97人人香蕉| 91精品啪在线观看麻豆免费| 99久热re在线精品视频| 国产精品一码二码三码在线| 国产美女精品免费电影| 国产欧美自拍视频| 国产伦精品一区二区三区视频孕妇| 国产欧美123| 91精品国产91久久久久麻豆 主演 91精品国产91久久久久青草 | 色狠狠久久aa北条麻妃| 国产成人久久精品| 久久在精品线影院精品国产| 国产精品美女久久久久久免费 | 久久精品国产精品国产精品污| 久久福利一区二区| 久久精品视频一| 精品久久蜜桃| 亚洲欧美日韩国产成人综合一二三区| 亚洲国产精品久久久久婷婷老年| 视频一区视频二区视频| 欧美亚洲视频在线看网址| 国产在线不卡精品| 久色视频在线播放| 国产精品欧美激情在线播放 | 九九精品视频在线| 亚洲成人精品电影在线观看| 日本精品一区二区三区视频| 极品校花啪啪激情久久| 国产三级中文字幕| 国产经品一区二区| 色噜噜狠狠狠综合曰曰曰88av| 国产精品免费久久久久影院| 亚洲一区二区三区免费观看| 青青青青草视频| 国产三级精品网站| 久久66热这里只有精品| 欧美成人精品在线观看| 欧美一区二区三区精品电影| 含羞草久久爱69一区| 国产亚洲精品网站| 久久艹中文字幕| 国产精品传媒毛片三区| 欧美一级黄色网| 精品视频无码一区二区三区| 国产黄色一级网站| 欧美精品在线第一页| 日本91av在线播放| 国产女主播一区二区| 色婷婷成人综合| 亚洲综合视频1区| 国内精品**久久毛片app| 国产成人在线播放| 亚洲一区二区不卡视频| 欧美日韩精品综合| 超碰在线观看97| 国产精品久久精品| 奇米影视亚洲狠狠色| 99在线免费视频观看| 国产精品成人一区二区三区| 日韩免费在线观看视频| 99精品免费在线观看| 久精品免费视频| 精品一区二区日本| 久久久精品视频在线观看| 动漫一区二区在线| 成人久久一区二区| 欧美成人亚洲成人日韩成人| 激情图片qvod| 久久精品视频一| 人人干视频在线| 久久久久久久久一区| 日本一区免费在线观看| 91精品综合视频| 亚洲蜜桃av| 99在线热播| 亚洲人成网站在线播放2019| 国产伦精品一区二区三区照片 | 午夜精品久久久久久99热| 国产美女91呻吟求| 国产精品狼人色视频一区| 欧美少妇一区| 久久久久久久久久伊人| 色一情一乱一伦一区二区三区| av动漫在线看| 亚洲www视频| 久久久一二三四| 熟女视频一区二区三区| 88国产精品欧美一区二区三区| 亚洲精品日韩精品| 久久视频这里有精品| 日韩欧美国产综合在线| 久久精品91久久香蕉加勒比| 欧美久久久久久久久久久久久| 久久人人爽人人爽爽久久 | 国产精品一区二区免费看| 国产99视频精品免视看7| 国产主播精品在线| 一区二区视频国产| 成人免费无码av| 亚洲人成无码www久久久| 91精品国产综合久久久久久久久 | 成人国产在线看| 亚洲国产一区二区三区在线| 91精品国产高清久久久久久久久| 色噜噜狠狠一区二区三区| 国产成人精品视| 日本一级黄视频| 久久精品在线播放| 国产精品一区视频| 视频一区二区三| 日韩少妇与小伙激情| 精品少妇人妻av免费久久洗澡| 精品久久一区二区三区蜜桃| 99久久精品久久久久久ai换脸| 色噜噜色狠狠狠狠狠综合色一| 色琪琪综合男人的天堂aⅴ视频| 美日韩免费视频| 亚洲综合激情五月| 国产成人高潮免费观看精品| 国内精品小视频在线观看| 一级特黄妇女高潮| 国产成人激情小视频| 美女被啪啪一区二区| 亚洲精品成人自拍| 国产精品视频xxx| 97久久天天综合色天天综合色hd| 日韩少妇内射免费播放| 国产精品美女主播| 99视频在线播放| 欧美亚洲国产免费| 亚洲图片欧洲图片日韩av| 色老头一区二区三区在线观看| 国产中文字幕二区| 亚洲国产激情一区二区三区| 日韩视频永久免费观看| 国产精品亚洲片夜色在线| 日韩av一区二区三区在线观看 | 国产精品日韩二区| 91久久久久久久久| 国内偷自视频区视频综合| 日韩一级片一区二区| 成人444kkkk在线观看| 国产l精品国产亚洲区久久| 国产美女久久精品| 欧美精品久久96人妻无码| 亚洲高清精品中出| 久久色免费在线视频| 91九色对白| 国产日韩欧美在线看| 日韩欧美猛交xxxxx无码| 中文字幕乱码一区二区三区| 深夜福利日韩在线看| 91麻豆天美传媒在线| 免费看欧美一级片| 青青青免费在线| 亚洲av综合色区| 一区二区三区久久网| 国产精品美女av| 色老头一区二区三区| 国产成人一区二区三区| 国产精品一区免费观看| 欧美一区激情视频在线观看| 欧美一级淫片播放口| 永久免费看av| 欧美成人在线影院| 久久久91精品国产一区不卡| 久久久免费精品视频| yy111111少妇影院日韩夜片| 国产一区二区在线免费| 日韩av免费看| 岛国一区二区三区高清视频| 精品久久免费观看| 国产精品久久久久7777婷婷| 精品国产一区久久久| 日韩综合中文字幕| 北条麻妃一区二区三区中文字幕| 91久久精品国产| 99爱视频在线| 91精品国产91久久| 91黄在线观看| 久热免费在线观看| 久久一区二区三区欧美亚洲| 国产精品aaa| 97免费视频观看| 91av在线不卡| 久久精品一区二| 久久国产精品一区二区三区四区| 久热免费在线观看| 久久国产精品一区二区三区| 国产a级全部精品| 日韩在线免费高清视频| 114国产精品久久免费观看| 97国产精品免费视频| 91精品综合久久| 国产成人激情小视频| 色狠狠久久aa北条麻妃| 国产精品入口夜色视频大尺度| 亚洲国产欧美日韩|