91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫

Based on CPLD / FPGA design of semi-integer frequency divider

CPLD (Complex programmable Logic Device, complex programmable logic devices) and FPGA (Field programmable Gates Array, field programmable gate array) are programmable logic devices, which are in PAL, GAL and other logic developed on the basis of. With the past, PAL, GAL, compared, FPGA / CPLD relatively large size, suitable for timing, and combination logic circuit applications. It can replace dozens or even hundreds of blocks of common IC chip. This chip is programmable and easy to achieve the program changes and so on. Since the connection of chip hardware description can be stored on disk, ROM, PROM, or EPROM in which the programmable gate array chip and external circuitry to remain intact in the case, for an EPROM chip, can achieve a new function. Ta has the design development cycle short, design and manufacture of low cost, Kaifagongju advanced, Biaozhun product Wuxu test, stability of quality and Shi Shi Zai Jian Yan, etc. You Dian, therefore can be widely used Chanpin the Yuan Li Zhizhong design and product production. Almost all applications gate array, PLD, and small and medium-scale Universal application of digital integrated circuits may be occasions FPGA and CPLD devices.

Based on CPLD / FPGA design of semi-integer frequency divider

In modern electronic systems, digital systems share is growing. The more potential system development and integration of digital technology, while the CPLD / FPGA as a programmable ASIC (application specific integrated circuit) devices, digital logic system, it will play an increasingly important role.

In the digital logic circuit design, the divider is a basic circuit. Usually used to carry out a given frequency divider to obtain the required frequency. Integer divider implementation is very simple, can use standard counters can also be designed and implemented using programmable logic devices. However, in some cases, the clock source and not a multiple of the desired frequency relationship between the fractional divider can be used at this time divide. For example: frequency factor of 2.5,3.5, 7.5 and other semi-integer divider. The author in the analog design frequency meter pulse signal, with a half-integer divider on this circuit. As the clock signal is 50MHz, the circuit needs to generate a 20MHz clock signal, the frequency division ratio of 2.5, the integer frequency will not be competent. To solve this problem, I use VIDL hardware description language and schematic way, by MAX + plus II development software and the ALTERA's FLEX family of EPF10K10LC84-4 based FPGA easily completed the half-integer frequency divider circuit.

2, the basic principle of fractional frequency

The basic principle of fractional frequency pulse stimulation is used the first counter and PLL design two different frequency than the integer divider, and then by controlling the frequency per unit time than the emergence of two different times to obtain the required fractional value. Such as the design of a frequency divider factor of 10.1, the divider can be designed to divide 9 10, 1 11 frequency, so the total frequency value:

F = (9 × 10 +1 × 11) / (9 +1) = 10.1

Implementation of features from this can be seen, because the value of crossover frequency changing, so the signal obtained by frequency jitter greater. When the frequency division factor of N-0.5 (N is an integer), net pulse time can be controlled in order to make the output into a stable pulse frequency, not an N divider, the first N-1 frequency.

Based on CPLD / FPGA design of semi-integer frequency divider

3 circuit

Frequency division factor of N-0.5 of the divider circuit may be an XOR gate, a counter module and a second divider N composition. In the realization, the modulus N counter can be designed with a preset counter, it can achieve any frequency division factor of N-0.5 divider. Figure 1 shows the general half-integer frequency divider circuit.

Using VHDL hardware description language that can implement any model N of the counter (whose operating frequency can reach 160MHz and above), and can cause mold N logic circuits. After using schematic way N-mode logic circuits, XOR gates and D flip-flop connected, can achieve a half integer (N-0.5) crossover and (2N-1) sub-frequency.

4 half-integer frequency divider design

Is through the design of a frequency division factor of divider 2.5 FPGA design is given with the general method of half-integer divider. 2.5 divider of the module 3 by the counter, XOR gates and D flip-flop.

Based on CPLD / FPGA design of semi-integer frequency divider

4.1 Counter Mode 3

The counter can generate a frequency division factor of 3 divider, and generates a default logical symbols COUNTER3. The input port RESET, EN and CLK; output port for the QA and QB. Here are 3 counter VHDL model description of the code:

library ieee;
use ieee.std-logic-1164.all;
use ieee.std-logic-unsigned.all;
entity counter3 is
port (clk, reset, en: in std-logic;
qa, qb: out std-logic);
end counter3;
architecture behavior of counter3 is
signal count: std-logic-vector (1 downto 0);
begin
process (reset, clk)
begin
if reset = '1 'then
count (1 downto 0) <= "00";
else
if (clk 'event and clk = '1') then
if (en = '1 ') then
if (count = "10") then
count <= "00";
else
count <= count +1;
end if;
end if;
end if;
end if;
end process;
qa <= count (0);
qb <= count (1);
end behavior;

Arbitrary modulus counter and mode 3, the description of the structure identical to the counter, the counter is just a different number of states. After compiling the above procedure, timing simulation, available in the MAX + PLUS II simulation waveform shown in Figure 2.

Based on CPLD / FPGA design of semi-integer frequency divider

4.2 The complete circuit and waveform simulation

Will COUNTER3, XOR gates and D flip-flop circuit shown in Figure 3 through logical connections and, with schematic input transferred graphics editor, and then by the logic synthesis can be simulated waveform shown in Figure 4. The figure outclk and inclk waveform can be seen, outclk will inclk cycle every 2.5 to generate a rising edge of the Department to achieve the frequency division factor of 2.5 divider. Set inclk is 50MHz, the outclk as 20MHz. We can see that the circuit is not only available frequency coefficient is 2.5 crossover (outclk), but also by frequency division factor of 5 of the divider (Q1).

5 Conclusion

ALTERA FLEX family of companies selected EPF10K10LC84-4 based FPGA devices to achieve half-integer frequency, the post-adaptation by the logic synthesis results as listed in Table 1. In this case the counter is 2-bit wide bit vector, that is, frequency division factor of four within a half integer value. If the frequency coefficient of greater than 4, you need to increase the count of the bit width.

Table 1 Analysis of half-integer frequency divider results fit

Use the device I / O delay time using the pin number of the operating frequency
EPF10K10LC844 17.7ns 5 / 84 (5.95%) 68.02MHz

Declined comment

91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫
欧美牲交a欧美牲交aⅴ免费下载| 国产中文字幕免费观看| 精品免费日产一区一区三区免费| 久久久久久久香蕉| 久久久人人爽| 国产成人艳妇aa视频在线| 91国内精品久久| 97久久精品午夜一区二区| 不卡中文字幕在线| 91成人在线视频观看| 91高清免费视频| 久久久天堂国产精品| av在线不卡观看| 91成人福利在线| 国产盗摄xxxx视频xxx69| 久久国产精品一区二区三区| 久久免费精品视频| 日韩在线视频二区| 国产精品视频专区| 美女av一区二区三区 | 91精品国产91久久久久青草| 99久久国产宗和精品1上映 | 久久精品久久久久久| 久久久久久九九九| 国产精品热视频| 国产aaa一级片| 亚洲色精品三区二区一区| 亚洲欧美成人一区| 日韩视频精品| 国产亚洲欧美一区二区三区| av电影一区二区三区| 久久久久久综合网天天| 国产精品美女www爽爽爽视频| 欧美激情免费在线| 日本欧美一二三区| 国产日韩一区二区在线观看| 91成人免费观看网站| 久久色在线播放| 久久亚洲精品小早川怜子66| 午夜精品蜜臀一区二区三区免费| 热久久美女精品天天吊色| 国产欧美日韩精品在线观看| 777午夜精品福利在线观看| 国产精品丝袜久久久久久不卡| 欧美精品久久久久久久久久| 人妻久久久一区二区三区| 国产精品一区=区| 国产成人午夜视频网址| 在线观看日本一区| 黄页网站大全在线观看| av电影一区二区三区| 国产精品日韩欧美| 日本在线观看a| 国产一区视频观看| 久久精品二区| 亚洲欧美日韩国产成人综合一二三区| 欧美日韩国产综合在线| 91福利视频网| 欧美精品久久久久| 欧美视频1区| 久久观看最新视频| 中文网丁香综合网| 国模一区二区三区私拍视频| 国产富婆一区二区三区| 在线精品日韩| 国产美女久久久| 久久国产精品99国产精| 日韩免费中文专区| 国产精品一区免费观看| 久久精品视频免费播放| 亚洲精品第一区二区三区| 欧美激情视频一区二区三区| 国产精品av电影| 九九九热精品免费视频观看网站| 日本高清不卡一区二区三| 高清不卡一区二区三区| 久久视频在线观看免费| 色播亚洲婷婷| 国产美女在线一区| 精品国产乱码一区二区三区四区| 欧美精品成人网| 久久99精品久久久久久三级| 午夜精品一区二区三区在线| 欧美大香线蕉线伊人久久 | 欧美影视一区二区| 久久综合久久综合这里只有精品| 久久中文久久字幕| 欧美亚洲在线观看| 日韩一区二区精品视频| 手机看片福利永久国产日韩| 97色在线观看免费视频| 色综合久综合久久综合久鬼88 | 国产精品成人在线| 欧美激情精品久久久久久小说| 国产成人亚洲精品| 偷拍盗摄高潮叫床对白清晰| 97免费视频在线播放| 在线观看一区二区三区三州| 国产欧美一区二区视频| 欧美精品午夜视频| 国产亚洲欧美在线视频| 国产精品久久久精品| 免费看国产精品一二区视频| 色婷婷综合成人| 日本视频一区在线观看| 国产成人精品国内自产拍免费看| 亚洲色成人一区二区三区小说| 高清视频欧美一级| 亚洲在线免费看| 99在线观看视频网站| 欧美精品久久久久久久久 | 国产精品入口免费视频一| 欧美亚洲在线播放| 国产精品久久精品| 国产日韩在线亚洲字幕中文| 国产精品国产精品| 国产一区二区丝袜| 欧美精品www在线观看| 国产在线拍偷自揄拍精品| 久久国产精品电影| 成人在线精品视频| 亚洲人成无码www久久久| 91精品久久久久久久久久入口| 色噜噜狠狠一区二区三区| 久久久久久久久久久亚洲| 欧美尤物一区| 国产精品成人品| 97免费视频在线| 青青影院一区二区三区四区| 国产精品久久久久久久小唯西川 | 国产精品夜夜夜爽张柏芝| 欧美激情网站在线观看| 91精品中国老女人| 日韩精品一区二区三区丰满 | 欧美精品久久久久久久| 久久人人爽人人| 日韩精品一区二区三区电影| 国产精品久久久久9999小说| www久久99| 日韩免费观看av| 久久综合久久88| 久久久亚洲综合网站| 欧美视频在线第一页| 一区二区在线观看网站| 日韩在线观看网址| 国产精品一区二区免费在线观看| 奇米888一区二区三区| 欧美精品一二区| 久久久久久中文字幕| 国产女人18毛片| 日本高清+成人网在线观看| 国产精品99免视看9| 狠狠色综合一区二区| 亚洲成人av动漫| 国产精品美女诱惑| 风间由美一区二区三区| 欧美在线免费观看| 亚洲淫片在线视频| 国产精品美女免费看| 国产成人亚洲精品| av免费中文字幕| 狠狠色狠狠色综合人人| 日本中文字幕亚洲| 一区二区三区国产福利| 国产精品视频不卡| 久久久久亚洲av无码专区喷水| 国产无套粉嫩白浆内谢的出处| 日本精品国语自产拍在线观看| 中文字幕中文字幕一区三区| 国产精品私拍pans大尺度在线 | 成人国产精品久久久| 欧美日韩激情视频在线观看| 天天综合色天天综合色hd| 久久亚洲春色中文字幕| 久久久久久久久久久91| 91精品国自产在线观看| 国产一区二区三区免费不卡| 日韩免费在线视频| 性欧美在线看片a免费观看| 国产精品网站入口| 按摩亚洲人久久| 久久久国产精品一区二区三区| 国产精品一区二区久久国产| 国严精品久久久久久亚洲影视| 日韩视频在线播放| 日本一区视频在线| 亚洲v欧美v另类v综合v日韩v| 亚洲综合视频一区| 久99久在线视频| 国产精品成人av性教育| 国产精品日韩欧美一区二区| 久久精品99无色码中文字幕| 九色在线视频观看| 国产大片精品免费永久看nba| 成人国产亚洲精品a区天堂华泰| 国产青草视频在线观看| 国产一区二区在线免费视频 | 日本精品一区二区三区在线播放视频| 亚洲**2019国产| 91精品久久久久久久久|