91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫

FPGA-based implementation of the fractional divider

Frequency synthesis is an important component of modern communications systems, he has a high stability and high accuracy reference frequency, after four operations produce the same degree of stability and the frequency of reference. Crossover is the most basic IC is also the most commonly used circuits. Integer frequency divider to achieve relatively simple, can use standard counters or programmable logic device design and implementation. However, in some cases, the clock source and not a multiple of the desired frequency relationship between the fractional divider can be used at this time divide. In this paper, the hardware description language design VerilogHDL way through ModelSimSE simulation software development, design FPGA-based dual-mode pre-decimal divider. With the development of ultra large scale integrated circuits using FPGA fractional synthesis technology to solve a single-loop digital frequency synthesizer phase of high frequency and small frequency interval between the conflicts.

1 Principle of dual-mode pre-fractional

Fractional divider implementation methods, but the same basic principle, that is, in a number of frequency cycles to take a certain approach allows certain period Multi meter a few dollars or less, counting cycle in the whole meaning of the overall average obtain a fractional frequency ratio, frequency setting to be the ratio of the fractional K, K can be expressed as:

FPGA-based implementation of the fractional divider

Type in: n, N, X are positive integers; n is the number of bits to X, that K has n decimal places. On the other hand, frequency division ratio can also be written:

FPGA-based implementation of the fractional divider

The formula: M is the number of input pulse divider; P for the output pulses.

FPGA-based implementation of the fractional divider

So P = 10n, then:

FPGA-based implementation of the fractional divider

These are the fractional divider of a realization that the N divider during 10n times when trying to multi-input X pulses.

2 circuit

Each cycle frequency N +10- nX, the circuit mode pre-decimal divider circuit by the ÷ N / N +1 divider mode, control counters and control logic of three parts. When a point level to 1, to ÷ N frequency; When a point level for the 0 to ÷ N +1 divider. Appropriate design control logic, so that the 10n divider sub-frequency cycle, with X times to ÷ N +1 frequency, so that when the output from the fo 10n a pulse, in fi, enter the X. (N +1) + (10n-X). N pulses, which is 10n.N + X pulses, the principle shown in Figure 1.

FPGA-based implementation of the fractional divider

3 Fractional Divider of Verilog-HDL design

Is through? Had to design a frequency divider factor of 8.7 to give the language used to design digital logic circuits VerilogHDL the general design. Used here ÷ 8 / 9 dual-modulus prescaler, in accordance with the preceding analysis, can be counted by the counter 3 times 8 frequency do first, then do 7 9 frequency, average frequency factor can be 8.7. As the switching frequency from N to N +1 N +1 frequency division and frequency division from the switch to the N frequency will increase over time to produce a phase shift, if a simple first 8 minutes, 3 times frequency of 9 points after 7 do will have a huge frequency phase fluctuations. Taking into account the fractional divider to divide many times 8 and 9 at frequency, then try to mix the two kinds of uniform frequency, this "uniform" is accomplished through the counter, where only a small number of discussions situation, the following brief this mixed approach:

Once for each frequency, frequency count is 10 minus the coefficient of fractional part, cumulative count of all times. If the cumulative result of less than 10, then for N +1 frequency, if more than 10 or equal to 10, while for N frequency. The case count was (10-7) = 3, 3 times before cumulative results are less than 10, so 9 frequency, cumulative results of the fourth 12, the cumulative results after removing 10 bits into 2 , same time 8 minutes frequency, Table 1 shows the frequency of the crossover process.

If the frequency factor for the two after the decimal, then use the 100 minus the fractional part of frequency coefficients. Using VerilogHDL design ÷ 8 / 9 prescaler dual description of procedures are as follows:

FPGA-based implementation of the fractional divider

4 Waveform Simulation

Above ÷ 8 / 9 dual-modulus prescaler ModelSim compiled by a description of procedures, timing simulation, the received waveform shown in Figure 2.

FPGA-based implementation of the fractional divider

Can be seen from Figure 2, when reset to 0, the divider reset, when a is 1, for 8 minutes frequency, when a is 0 to 9, then divide.

FPGA-based implementation of the fractional divider

Shown in Figure 3, the first three clocks, a value of 0, then the frequency to 9 points, followed by a clock a 1, for 8 minutes frequency, after the two pulses, but also for 9 frequency, time after 8, frequency, and then twice a 9 frequency, culminating in a frequency of 8 points.

5 circuit

FPGA Field Programmable Gate Array (FieldProgrammableGateArray) in the 20th century emerged in the mid 80's high-density programmable logic devices. FPGA and its software is the latest development of digital circuit technology. He used the EDA technology to circuit schematics, hardware description language, the form of state machine logic input design; he provides functional simulation, timing simulation and other simulation tools, in the functional simulation and timing simulation and satisfy the request, after a series of transformations, convert the input logic FPGA device programming files, in order to achieve specific integrated circuit. This design uses Xilinx Introduces the 90nm process manufacturing field programmable gate array Spartan-3 to design fractional divider, the volume decreases, more reliable.

6 Conclusion

Frequency divider design using pre-decimal divider, fractional divider counter the impact of controlled precision, when n is 100, the fractional precision of 1 / 100; when the n value of 1000 , fractional precision of 1 / 1000; and so forth. FPGA hardware resources are quite rich, so you can use the FPGA design high-precision decimal divider. Formed using FPGA digital frequency synthesizer, frequency of single-loop phase over 100MHz, resolution up to 10-6. Fractional divider that has been widely used, for example, the line image acquisition system frequency and column frequency design, it can be applied to the divider circuit as a clock generator.

Declined comment

91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫
精品少妇人妻av免费久久洗澡| 日韩在线精品视频| 日本欧美一级片| 日韩不卡一二区| 亚洲狠狠婷婷综合久久久| 亚洲熟妇无码一区二区三区导航 | 久久国产精品久久精品| 国产精品青青草| 久久综合久久88| 欧美日韩xxx| 亚洲视频在线二区| 亚洲巨乳在线观看| 亚洲国产日韩综合一区| 日韩中文字幕在线不卡| 日本三级中国三级99人妇网站 | 成人毛片一区二区| 91美女福利视频高清| 91精品国产乱码久久久久久蜜臀| 久久天天狠狠| 啊v视频在线一区二区三区| 久久精品国产96久久久香蕉| 国产精品男女猛烈高潮激情| 久热精品视频在线观看一区| 欧美精品成人91久久久久久久| 亚洲色图都市激情| 日本三日本三级少妇三级66| 蜜桃91精品入口| 国产另类第一区| 91成人综合网| 久久精品国亚洲| 操91在线视频| 日本韩国在线不卡| 国内精品久久久久久久果冻传媒| 国产精品一区在线免费观看| 国产高清精品一区二区三区| 国产精品丝袜久久久久久消防器材| 精品久久中出| 日本中文不卡| 国产欧美精品久久久| 91av在线不卡| 欧美麻豆久久久久久中文| 亚洲色成人www永久在线观看| 日本免费高清不卡| 国产欧美日本在线| 久久国产精品亚洲va麻豆| 久久福利网址导航| 日韩暖暖在线视频| 97精品视频在线| 久久这里只有精品视频首页| 日韩国产高清一区| 97人人爽人人喊人人模波多| 国产精品免费一区二区三区| 色综合久久久久无码专区| 国产一区视频在线播放| 国产成人av在线| 伊人久久在线观看| 蜜桃视频在线观看91| 国产成人av在线| 国产精品成人播放| 欧美亚洲丝袜| 久久99影院| 亚洲第一综合| 国产美女91呻吟求| 国产精品成人久久久久| 欧美在线一级视频| 久久综合精品一区| 亚洲一区二区三区加勒比| 国产一区二区三区四区五区在线| 视频直播国产精品| 日本视频久久久| 国产精品91免费在线| 亚洲综合中文字幕在线| 国产在线日韩在线| 国产成人涩涩涩视频在线观看| 午夜精品www| 高清视频欧美一级| 欧美xxxx18国产| 国产综合免费视频| 国产精品免费在线播放| 欧美在线观看网址综合| 国产av天堂无码一区二区三区| 亚洲7777| 88国产精品欧美一区二区三区| 亚洲欧美日韩精品综合在线观看 | 国产又爽又黄的激情精品视频| 久久精品在线视频| 日韩精品一区二区三区色偷偷 | 久久久久久久久久婷婷| 日韩中文字幕免费在线| 久热国产精品视频一区二区三区| 亚洲精品中文字幕在线| 97人人干人人| 亚洲综合在线播放| 99在线观看视频| 亚洲国产精品一区在线观看不卡| 国产男女激情视频| 自拍另类欧美| 99在线观看视频网站| 午夜免费日韩视频| 国产成人短视频| 日韩小视频在线播放| 日韩亚洲欧美中文在线| 激情小视频网站| 国产精品成人av在线| 国产日韩第一页| 最新av在线免费观看| 国产精品一区视频| 亚洲图片都市激情| 久久免费成人精品视频| 日本乱人伦a精品| 国产精品久久久影院| 国产一级大片免费看| 欧美激情一二区| 久久无码高潮喷水| 欧美一区少妇| 麻豆乱码国产一区二区三区| 成人精品视频在线| 日本精品久久久久影院| 国产精品视频色| 国产精品一区二区三区四区五区| 亚洲 国产 日韩 综合一区| 久久久久久久久久久久久久一区| 日韩精品第1页| 操人视频在线观看欧美| 久久久午夜视频| 黄色一级视频播放| 亚洲不卡一卡2卡三卡4卡5卡精品| www.日韩av.com| 成人av蜜桃| 欧美理论一区二区| 亚洲最新在线| 日韩中文字幕免费| 成人欧美一区二区三区黑人| 日本精品久久中文字幕佐佐木| 欧美人与性动交a欧美精品| 国产v综合ⅴ日韩v欧美大片| 免费黄色福利视频| 无码人妻精品一区二区蜜桃百度| 久热99视频在线观看| 成人精品久久一区二区三区 | 日日噜噜夜夜狠狠久久丁香五月 | 中文字幕精品一区日韩| 国产不卡一区二区三区在线观看| 国内成人精品一区| 日本一区二区三区免费观看| 国产精品日韩精品| 91精品国产综合久久香蕉的用户体验| 欧美日韩精品一区| 亚洲va欧美va国产综合久久| 国产精品久久久久av免费| 91免费的视频在线播放| 国产综合av在线| 欧美一区二区影视| 无码人妻精品一区二区三区66| 精品伦精品一区二区三区视频| 久久久久久一区二区三区| 成人做爽爽免费视频| 蜜臀av性久久久久蜜臀av| 日韩视频免费在线播放| 一本久道中文无码字幕av| 国产精品视频男人的天堂| 国产黑人绿帽在线第一区| 国产欧美日韩综合精品| 日韩免费观看网站| 都市激情久久久久久久久久久 | 久99久视频| 久久视频在线观看中文字幕| 国产女大学生av| 国模精品视频一区二区三区| 欧美在线激情网| 日本一级黄视频| 亚洲乱码日产精品bd在线观看| 九九热视频这里只有精品| 国产精品美女999| 国产精品免费视频久久久| 日韩视频―中文字幕| 久久久久久国产精品mv| 91久久精品美女| 成人毛片一区二区| 高清欧美性猛交| 福利视频久久| 成人精品在线视频| 二级片在线观看| 99精品视频播放| 99在线观看视频网站| 国产精品夜间视频香蕉| 国产日产精品一区二区三区四区| 国产一区视频在线播放| 国产日韩中文在线| 国产日韩欧美自拍| 国产欧美亚洲日本| 成人av在线播放观看| 99国内精品久久久久久久软件| 国产伦精品一区二区三区视频免费 | 日本国产高清不卡| 日韩wuma| 黄色录像特级片| 国产欧美久久一区二区| 国产四区在线观看| 国产精品中文字幕久久久|