91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫

FPGA-based implementation of the fractional divider

Frequency synthesis is an important component of modern communications systems, he has a high stability and high accuracy reference frequency, after four operations produce the same degree of stability and the frequency of reference. Crossover is the most basic IC is also the most commonly used circuits. Integer frequency divider to achieve relatively simple, can use standard counters or programmable logic device design and implementation. However, in some cases, the clock source and not a multiple of the desired frequency relationship between the fractional divider can be used at this time divide. In this paper, the hardware description language design VerilogHDL way through ModelSimSE simulation software development, design FPGA-based dual-mode pre-decimal divider. With the development of ultra large scale integrated circuits using FPGA fractional synthesis technology to solve a single-loop digital frequency synthesizer phase of high frequency and small frequency interval between the conflicts.

1 Principle of dual-mode pre-fractional

Fractional divider implementation methods, but the same basic principle, that is, in a number of frequency cycles to take a certain approach allows certain period Multi meter a few dollars or less, counting cycle in the whole meaning of the overall average obtain a fractional frequency ratio, frequency setting to be the ratio of the fractional K, K can be expressed as:

FPGA-based implementation of the fractional divider

Type in: n, N, X are positive integers; n is the number of bits to X, that K has n decimal places. On the other hand, frequency division ratio can also be written:

FPGA-based implementation of the fractional divider

The formula: M is the number of input pulse divider; P for the output pulses.

FPGA-based implementation of the fractional divider

So P = 10n, then:

FPGA-based implementation of the fractional divider

These are the fractional divider of a realization that the N divider during 10n times when trying to multi-input X pulses.

2 circuit

Each cycle frequency N +10- nX, the circuit mode pre-decimal divider circuit by the ÷ N / N +1 divider mode, control counters and control logic of three parts. When a point level to 1, to ÷ N frequency; When a point level for the 0 to ÷ N +1 divider. Appropriate design control logic, so that the 10n divider sub-frequency cycle, with X times to ÷ N +1 frequency, so that when the output from the fo 10n a pulse, in fi, enter the X. (N +1) + (10n-X). N pulses, which is 10n.N + X pulses, the principle shown in Figure 1.

FPGA-based implementation of the fractional divider

3 Fractional Divider of Verilog-HDL design

Is through? Had to design a frequency divider factor of 8.7 to give the language used to design digital logic circuits VerilogHDL the general design. Used here ÷ 8 / 9 dual-modulus prescaler, in accordance with the preceding analysis, can be counted by the counter 3 times 8 frequency do first, then do 7 9 frequency, average frequency factor can be 8.7. As the switching frequency from N to N +1 N +1 frequency division and frequency division from the switch to the N frequency will increase over time to produce a phase shift, if a simple first 8 minutes, 3 times frequency of 9 points after 7 do will have a huge frequency phase fluctuations. Taking into account the fractional divider to divide many times 8 and 9 at frequency, then try to mix the two kinds of uniform frequency, this "uniform" is accomplished through the counter, where only a small number of discussions situation, the following brief this mixed approach:

Once for each frequency, frequency count is 10 minus the coefficient of fractional part, cumulative count of all times. If the cumulative result of less than 10, then for N +1 frequency, if more than 10 or equal to 10, while for N frequency. The case count was (10-7) = 3, 3 times before cumulative results are less than 10, so 9 frequency, cumulative results of the fourth 12, the cumulative results after removing 10 bits into 2 , same time 8 minutes frequency, Table 1 shows the frequency of the crossover process.

If the frequency factor for the two after the decimal, then use the 100 minus the fractional part of frequency coefficients. Using VerilogHDL design ÷ 8 / 9 prescaler dual description of procedures are as follows:

FPGA-based implementation of the fractional divider

4 Waveform Simulation

Above ÷ 8 / 9 dual-modulus prescaler ModelSim compiled by a description of procedures, timing simulation, the received waveform shown in Figure 2.

FPGA-based implementation of the fractional divider

Can be seen from Figure 2, when reset to 0, the divider reset, when a is 1, for 8 minutes frequency, when a is 0 to 9, then divide.

FPGA-based implementation of the fractional divider

Shown in Figure 3, the first three clocks, a value of 0, then the frequency to 9 points, followed by a clock a 1, for 8 minutes frequency, after the two pulses, but also for 9 frequency, time after 8, frequency, and then twice a 9 frequency, culminating in a frequency of 8 points.

5 circuit

FPGA Field Programmable Gate Array (FieldProgrammableGateArray) in the 20th century emerged in the mid 80's high-density programmable logic devices. FPGA and its software is the latest development of digital circuit technology. He used the EDA technology to circuit schematics, hardware description language, the form of state machine logic input design; he provides functional simulation, timing simulation and other simulation tools, in the functional simulation and timing simulation and satisfy the request, after a series of transformations, convert the input logic FPGA device programming files, in order to achieve specific integrated circuit. This design uses Xilinx Introduces the 90nm process manufacturing field programmable gate array Spartan-3 to design fractional divider, the volume decreases, more reliable.

6 Conclusion

Frequency divider design using pre-decimal divider, fractional divider counter the impact of controlled precision, when n is 100, the fractional precision of 1 / 100; when the n value of 1000 , fractional precision of 1 / 1000; and so forth. FPGA hardware resources are quite rich, so you can use the FPGA design high-precision decimal divider. Formed using FPGA digital frequency synthesizer, frequency of single-loop phase over 100MHz, resolution up to 10-6. Fractional divider that has been widely used, for example, the line image acquisition system frequency and column frequency design, it can be applied to the divider circuit as a clock generator.

Declined comment

91精品综合久久久久久五月天_国产精品一区电影_中文字幕欧美日韩一区二区_亚洲一区二区三区精品动漫
狠狠色噜噜狠狠狠狠色吗综合| 国产日韩精品入口| 欧美少妇在线观看| 91精品一区二区三区四区| 色噜噜国产精品视频一区二区| 亚洲国产精品久久久久婷婷老年| 国产日韩欧美中文在线播放| 久久精品福利视频| 日韩美女在线观看| 久久综合久久色| 亚洲色精品三区二区一区| 国产亚洲天堂网| 国产精品女人网站| 欧美精品无码一区二区三区| 国产成人a亚洲精品| 亚洲综合最新在线| 国产午夜大地久久| 久久亚洲成人精品| 美女被啪啪一区二区| 国产福利片一区二区| 亚洲在线色站| 91精品免费看| 亚洲欧美日韩在线综合| 97精品国产97久久久久久春色| 一卡二卡三卡视频| 91免费看国产| 欧美一区2区三区4区公司二百| 久久免费视频1| 日本精品一区二区三区四区| 日韩一区二区在线视频| 奇米四色中文综合久久| 日韩午夜在线视频| 欧美精品成人网| 国产精品美女久久久久av超清| 日韩免费观看av| 久久久久久久色| 品久久久久久久久久96高清| 久久久久久久久久久久久久久久av| 日韩欧美第二区在线观看| 日韩中文字幕视频| 精品午夜一区二区| 欧美精品成人91久久久久久久| 成人一区二区av| 亚洲a级在线观看| 国产成人精品视频ⅴa片软件竹菊| 日韩福利在线| 久久精品国产99国产精品澳门| 黄色国产精品视频| 美女扒开尿口让男人操亚洲视频网站| 欧美日韩亚洲一区二区三区在线观看| 精品国产一区二区三区久久狼5月 精品国产一区二区三区久久久狼 精品国产一区二区三区久久久 | 精品视频在线观看| 不卡av在线播放| 99久久国产免费免费| 日韩视频在线观看视频| 国产精品久久久对白| caopor在线视频| 色婷婷综合久久久久中文字幕| 色噜噜久久综合伊人一本| 美女在线免费视频| 婷婷五月综合缴情在线视频| 久久精品中文字幕| 99视频网站| 精品人妻人人做人人爽| 亚洲自拍欧美另类| 精品国产一区二区三区四区在线观看| 国产伦精品一区二区三区四区视频_| 视频一区不卡| 国产精品久久久久久久久粉嫩av| 99久久免费观看| 黄色一级二级三级| 日韩中文字幕一区二区| 国产精品久久国产精品99gif| 91国产精品电影| 国产自产在线视频| 日韩女优在线播放| 亚洲国产精品www| 国产精品电影在线观看| 国产a级全部精品| 国产精品夜色7777狼人| 欧美伊久线香蕉线新在线| 中文字幕一区二区三区乱码 | 高清欧美性猛交| 日韩欧美视频一区二区三区四区| 不卡av在线播放| 国产传媒一区二区三区| 国产免费色视频| 欧美日韩电影一区二区| 亚洲中文字幕久久精品无码喷水| 国产精品爽爽爽| 国产不卡视频在线| 97精品视频在线播放| 国产一区二区四区| 欧美精品一区二区三区三州| 亚洲不卡1区| 中文字幕无码精品亚洲资源网久久| 日韩午夜在线视频| 国产精品10p综合二区| 国产一区欧美二区三区| 日韩午夜视频在线观看| 国产一区免费在线| 青青在线免费视频| 青青久久av北条麻妃黑人| 欧美性视频在线| 精品视频一区二区| 国产精品中文字幕在线观看| 欧美成ee人免费视频| 日本高清不卡在线| 五月天综合网| 亚洲最大福利视频| 在线不卡日本| 精品产品国产在线不卡| 国产精品高潮呻吟视频| 国产精品丝袜白浆摸在线| 国产精彩视频一区二区| 成年丰满熟妇午夜免费视频| 国产麻豆电影在线观看 | 蜜桃久久影院| 欧美精品久久久| 欧美中文在线视频| 日韩免费观看高清| 日本免费一级视频| 日韩欧美亚洲日产国| 日韩欧美国产免费| 日韩精品伦理第一区| 日本久久久久久久久久久| 亚洲在线一区二区| 在线一区高清| 中文字幕一区二区三区精彩视频| 欧美日韩国产成人在线观看| 国产精品加勒比| 久久中文久久字幕| 精品国产免费人成电影在线观... 精品国产免费一区二区三区 | 这里只有精品66| 在线观看av的网址| 亚洲成人一区二区三区| 亚洲.欧美.日本.国产综合在线| 欧美激情a∨在线视频播放| 色综合久久精品亚洲国产| 一区二区三区四区五区视频| 亚洲中文字幕无码专区| 亚洲aⅴ日韩av电影在线观看| 午夜免费电影一区在线观看| 亚洲欧美日韩精品在线| 欧美一级特黄aaaaaa在线看片| 日韩一区二区高清视频| 日本一区二区三区www| 国产在线98福利播放视频| 91国自产精品中文字幕亚洲| 国产成人无码精品久久久性色| 欧美激情中文字幕乱码免费| 日韩精品无码一区二区三区免费| 精品人妻大屁股白浆无码| 99久久国产宗和精品1上映| 亚洲图片在线观看| 欧美激情18p| 无码中文字幕色专区| 欧美在线一级va免费观看| 精品午夜一区二区| 91久久久久久久久久久久久| 久久久久久久久中文字幕| 国产精品日韩一区二区三区| 欧美麻豆久久久久久中文| 亚洲人久久久| 欧洲中文字幕国产精品| 国产自产女人91一区在线观看| 超碰成人在线免费观看| 国产经典久久久| 久久天天躁狠狠躁夜夜av| 国产99在线|中文| 色视频一区二区三区| 欧美凹凸一区二区三区视频| 国产精品一区二区久久国产 | 91国在线精品国内播放| 视频在线观看99| 久久亚洲精品一区| 国产成人精品日本亚洲| 久久精品五月婷婷| 亚洲天堂电影网| 国产日韩三区| 久久久久亚洲精品国产| 亚洲激情一区二区| 国产精品久久久久av福利动漫| 久久久噜久噜久久综合| 久操成人在线视频| 日韩精品一区二区免费| 国产免费视频传媒| 日韩专区中文字幕| 亚洲中文字幕无码不卡电影| 欧美精品久久久久久久免费| 91美女福利视频高清| 久久久极品av| 亚洲精品一区二区三区蜜桃久| 欧美日韩亚洲一区二区三区四区| 亚洲最大福利视频网站| 亚洲综合精品一区二区| 国产午夜精品一区| 久久成人亚洲精品| 国产在线拍偷自揄拍精品| 国产精品久久久久久久久 |